Large area 50 nm period grating by multiple nanoimprint lithography and spatial frequency doubling

Bo Cui, Zhaoning Yu, Haixiong Ge, and Stephen Y. Chou

NanoStructure Laboratory, Department of Electrical Engineering, Princeton University, Princeton, New Jersey 08544

(Received 15 August 2006; accepted 5 October 2006; published online 25 January 2007)

The authors have developed an approach to fabricate large area 50 nm period gratings (22 nm linewidth) with low cost. The method used a fabrication cycle twice, each combining nanoimprint lithography with a spatial frequency doubling based on electroless plating, lift-off, and reactive ion etching. Hence by frequency doubling twice, we started with a 200 nm period grating mold and finished with a 50 nm period grating with a uniform area of 3 cm²—the largest achieved today. This method is scalable for the fabrication of even smaller period gratings over a large area, and is a viable low-cost technique for making nanoimprint lithography molds for high-throughput fabrication of 50 nm period grating or grid devices. © 2007 American Institute of Physics. [DOI: 10.1063/1.2390652]

Large area sub-200-nm period grating or grid structures have many applications, such as in deep-ultraviolet polarizers and transmission or reflection filters, broadband antireflection surfaces where the grating linewidth (or grid pillar diameter) increases gradually with depth, high density patterned magnetic data storage media or nonvolatile magnetoresistive random access memory, nanofluidic channels to stretch, align, or sort genomic DNA, array of field emitters for flat-panel display, and atom beam or x-ray diffraction. They are also used for fundamental research.

Previous fabrication methods for sub-200-nm grating include electron-beam lithography, electron holographic lithography, and extreme ultraviolet interferometry. However, besides being expensive, they all have limited field size and low throughput, and are difficult to extend to large areas. Achromatic interferometric lithography is capable of producing large area 100 nm period gratings with high throughput, yet it is complex in tools and processes, and has not generated gratings of 50 nm period or smaller.

An alternative fabrication technique that can relax the lithography requirement is the “frequency doubling,” which doubles the number of lines of a grating fabricated by other methods. A frequency doubling has been reported for fabricating large area 100 nm period grating from a 200 nm period grating. However, the frequency doubling process can be lengthy, hence reducing the yield and increasing the cost. In this letter, we present an approach to double the grating frequency. Compared with previous frequency doubling method, the present one offers far better control of grating periodicity because of two innovations: (a) the use of electroless plating to precisely control the line/gap width using feedback from scanning electron microscopy (SEM) measurements, one can easily adjust the line/gap width by removing plated materials and replating] and (b) the use of nanoimprint lithography (NIL) which has shown pattern duplication of 6 nm half pitch to achieve high fidelity and high-yield pattern duplication for multiple frequency doubling. The frequency doubling process was carried out twice to achieve a 50 nm period grating from a 200 nm period grating.

The details of the frequency doubling procedure are shown in Fig. 1. For making a 100 nm period grating, we started with a 200 nm period grating in SiO₂ grown on 4 in. Si wafer, generated by interference lithography or nanoimprint lithography. The grating was duplicated in the SiO₂ layer of another Si wafer using NIL, lift-off, and reactive ion etching (RIE). Then the 200 nm period grating lines were narrowed by HF wet etch to a width W, which is about half

![Fig. 1. Schematic of 100 nm period grating fabrication by spatial frequency doubling: (a) 200 nm period grating with narrow line by NIL; (b) Ti/Pt catalyst layer deposition and electroless Ni plating; (c) Cr evaporation and lift-off by Ni in nitric acid; (d) SiO₂ RIE and metal wet-etch removal; (e) planarization by polymer spun-on and etch-back.](http://apl.aip.org/apl/copyright.jsp)
FIG. 2. Electroless Ni film uniformity over 4 in. Si wafer coated with Ti/Pt. The film uniformity was measured by AFM. The film thickness was within a 5% variation on area within 4 cm².

TABLE I. Electroless Ni plating solution formulation. It has been diluted to 40% that of designed strength to reduce the plating rate for better deposition control.

<table>
<thead>
<tr>
<th>Component</th>
<th>Concentration</th>
</tr>
</thead>
<tbody>
<tr>
<td>NiSO₄·6H₂O</td>
<td>16 g/l</td>
</tr>
<tr>
<td>Na citrate</td>
<td>10 g/l</td>
</tr>
<tr>
<td>DMAB</td>
<td>0.2 g/l</td>
</tr>
<tr>
<td>Thiourea</td>
<td>0.8 mg/l</td>
</tr>
<tr>
<td>pH (NH₄OH)</td>
<td>8.5</td>
</tr>
<tr>
<td>Temperature</td>
<td>65 °C</td>
</tr>
<tr>
<td>Boron in deposit</td>
<td>&lt;0.7%</td>
</tr>
<tr>
<td>Plating rate</td>
<td>~30 nm/min</td>
</tr>
</tbody>
</table>

of the final grating period (50 nm in this case). Next, a thin Ti/Pt (adhesion/catalyst, total 3 nm) layer was angle evaporated from both sides of the grating to cover the upper part of the SiO₂ line. Ni was deposited electrolessly at a rate of 30 nm/min, which formed “mushrooms” on the grating line. The size of the mushroom was controlled so that the gap between the mushrooms, W', is equal to W. With the assistance of SEM measurements, we have achieved near identical W and W' (within 5 nm). Thirdly, 10 nm Cr was evaporated at an incident angle normal to the wafer. The openings between adjacent mushrooms allowed the Cr to be deposited onto the bottom of the SiO₂ trenches. Then Ni mushrooms were dissolved in diluted nitric acid (Ti/Pt not attacked) to lift off the Cr deposited on top of the mushroom. The Cr in SiO₂ trenches interdigitized with the original SiO₂ grating to form a new grating with half of the original period (doubled frequency). The Cr grating and SiO₂ grating (will be etched) served as a RIE mask in a CHF₃/O₂ RIE to transfer the pattern into the underneath SiO₂. Then Cr, Ti, and Pt were wet etched away using commercial Cr photomask etchant, 1:100 diluted HF (etched negligible oxide), and hot HNO₃:HCl:H₂O=1:7:10, respectively. Finally, the wafer surface was planarized by the conventional polymer spun-on and plasma etch-back technique. The polymer was customer developed in house that could achieve the same RIE etching rate as SiO₂ by adjusting the partial gas pressure of O₂ and CHF₃. The polymer was completely removed by O₂ plasma afterward.

The electroless plating solution formulation is shown in Table I. Both thickness uniformity and line edge smoothness are critical for the frequency doubling process. The plated Ni was found to be smooth. To achieve uniform deposition, the electroless plating must start simultaneously everywhere, and the deposition rate should be constant across the wafer. We chose dimethyl amine borane (DMAB) as reducing agent because, with the same substrate preparation procedure, we found that the plating was easier to start simultaneously with DMAB than with other reducing agents. As for the deposition rate, electroless plating (as a chemical process) is intrinsically much more uniform than electrical plating, especially when the deposition rate is limited by chemical reaction rate. Figure 2 shows film thickness uniformity over 4 in. silicon wafer coated with Ti/Pt. The plating was performed in an ultrasonic tank for improving film uniformity and a fast removal of generated H₂ gas to eliminate pinholes. The film thickness was within a 5% variation on area within 4 cm² from the wafer center, but became thicker on the wafer edge. This indicates that mass diffusion rate, determined by reactant concentration and solution agitation, still played an important role in determining the plating rate. By attaching the sample to a larger sacrificial wafer, one can reduce the edge effect considerably.

Figure 3 shows the fabricated 100 nm period grating from a 200 nm period NIL mold together with SEM images after two intermediate steps. Electroless Ni plating onto the 200 nm period grating is shown in Fig. 3(a). As expected, the electroless Ni covered only the upper part of the grating lines where Ti/Pt were coated, forming a mushroom profile. Cr was then evaporated onto this grating at normal incident angle. SEM image [Fig. 3(b)] shows that the Cr on trench bottom was disconnected from the Cr on top of Ni; hence the subsequent Cr lift-off in nitric acid was straightforward. Figure 3(c) shows the completed 100 nm period grating with

![Image 347x62 to 527x414](image1)

![Image 354x633 to 521x739](image2)

![Image 200nm](image3)

![Image 200nm](image4)

![Image 200nm](image5)

![Image 200nm](image6)

![Image 200nm](image7)

![Image 200nm](image8)

![Image 200nm](image9)

![Image 200nm](image10)

![Image 200nm](image11)

![Image 200nm](image12)

![Image 200nm](image13)

![Image 200nm](image14)

![Image 200nm](image15)

![Image 200nm](image16)
linewidth of 55 nm. The new set of grating lines could not be distinguished from the old set. The surface topology after planarization was measured by atomic force microscopy (AFM) and showed a fluctuation of <5 nm, which is small enough for the grating to be used as a NIL mold. The edges of each line appear a little rough due to the line edge roughness of the original 200 nm period master mold. The uniform area, defined here by 5 nm linewidth difference between the two sets of lines, and limited by the linewidth nonuniformity of the master mold, is \( \sim 10 \) cm\(^2\).

After having the 100 nm period grating, we used it to carry out another cycle of nanoimprint and frequency doubling process to achieve a 50 nm period grating. The completed 50 nm period grating with about 22 nm linewidth is shown in Fig. 4. The line roughness and irregularity of the master 200 nm period grating are further amplified in the 50 nm period case. The uniform area, due to process error and master grating nonuniformity, is reduced to about 3 cm\(^2\). With better process control, the 50 nm period grating could have a uniform area over 10 cm\(^2\).

The current fabrication process involves only NIL, electroless plating, metal evaporation and lift-off, and RIE, which are all low-cost processes. In addition, unlike interference lithography, this process is scalable for even smaller period gratings. Combined with NIL, one would find a number of applications, particularly in the field of patterned magnetic recording media or subwavelength optical devices.

This work was supported in part by ONR and DARPA.