## Substrate Bias and Temperature Dependence of Anomalous Subthreshold Slopes in Fully-Depleted Submicron SOI MOSFET's

K. Tokunaga\* and J.C. Sturm Department of Electrical Engineering Princeton University, Princeton, N.J. 08544

J-P. Colinge IMEC, B-3030 Leuven, Belgium

\* Present address: Semiconductor Design & Development Ctr., Hitachi Ltd., Tokyo 187, Japan

Recently, anomalously sharp subthreshold slopes have been reported in non-fully depleted short-channel SOI MOSFET's [1,2]. Since this effect varies with drain voltage and can cause excessive leakage currents in circuit operation, it could be a serious impediment to the widespread use of SOI for VLSI applications. We here report observation of the effect in fully-depleted ultra-thin SOI MOSFET's, but have found that it can be eliminated by control of the lower SOI interface charge condition. The temperature dependence of this effect has also been investigated.

Classically, the subthreshold slope of a MOSFET is independent of drain voltage, with an optimum value of kT/q ln(10) /decade, corresponding to 59 mV/decade at room temperature. One expects to measure this ideal value when there are no parasitic capacitances coupling to the channel. In fig. 1 is shown the normalized subthreshold slope "n" (measured slope/ideal value) as a function of drain voltage and substrate bias of 0.8-µm n-channel SOI FET's for temperatures from 86 K to 370 K. The 1000-Å SOI films were formed by oxygen implantation and relatively low temperature (1250 C) annealing. The gate oxide thickness was 250 Å, and the film doping was chosen to yield full depletion during FET operation. At all temperatures, several universal trends are noted.

First, for  $V_D = 0.1 \text{ V}$ , a minimum subthreshold slope is consistently observed for  $V_{BB}$  (substrate bias) of about - 3 V, increasing to a much larger value for  $V_{BB} = -10 \text{ V}$ . Separate measurements of threshold voltage vs. substrate bias show that -3 V corresponds to full depletion of the SOI film and lower interface. In this condition parasitic channel capacitances are minimized, and an optimum substhreshold slope is indeed expected [3]. For a substrate bias of -10 V, the lower SOI interface is accumulated, pinning the backside potential and introducing a parasitic channel capacitance. Calculations based on a simple capacitor model predict a "n" of 1.8 in this case, in good agreement with experiment. For substrate biases more positive than -3V, conduction in the lower SOI channel becomes significant. This current is not as efficiently modulated by the front gate voltage, resulting in a degradation of subthreshold slope in all cases.

modulated by the front gate voltage, resulting in a degradation of subthreshold slope in all cases. The subthreshold slope for  $V_D = 0.1 \text{ V}$  scales well with temperature from 200K to 370 K, with a constant minimum "n", as expected from simple theory. The minimum "n" of 1.3 is consistent with an interface state density of about  $10^{11} \text{ eV}^{-1} \text{ cm}^{-2}$ . At 86 K, the minimum n increases to 1.9. This could be caused by a surface potential fluctuation in space which would be insignificant at larger kT.

For larger drain voltages, the subthreshold slopes are virtually unchanged in the case of full depletion at the lower SOI interface. However, a radical drop in subthreshold slope is seen when the substrate bias is decreased below -3V. Although the SOI film body is depleted, accumulation at the lower SOI interface causes an effective hole "trap" to be present in the band diagram at the lower interface. Holes injected into the SOI film from thermal leakage or avalanche at the drain junction will be trapped, leading to a positive SOI body bias and increased current. This multiplication mechansism leads to the anomalously sharp slopes, exactly as in thicker non-fully depleted films [2]. When the lower interface is fully depleted, the hole "trap" is removed from the band diagram, inhibiting the multiplication mechanism and the anomalous slopes. Since the anomalous slopes can lead to increased leakage in circuits, the fully-depleted operating condition is the optimum design condition for VLSI operation.

- The support of Hewlett Packard, Rucker and Kolls, and IBM is acknowledged.
- 1. J.R. Davis, A.E. Glaccum, K. Reeson, and P.L.F. Hemment, IEEE Elec. Dev. Lett. EDL-7, 570-572 (1986).
- 2. J.G. Fossum, R.Sundaresan, and M.Matloubian, IEEE Elec. Dev. Lett. EDL-8, 544-546 (1987).
- 3. J-P. Colinge, IEEE Elec. Dev. Lett. EDL-7, 244-246 (1986).



Fig. 1. Drain voltage and substrate bias dependence of normalized subthreshold slope at 370 K, 295 K, and 86 K.



Fig 2. Valence band diagrams of a fully-depleted SOI MOSFET in subthreshold with (a) an accumulated lower interface, and (b) a depleted lower interface.